Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerMICRON
Manufacturer Part NoMT46V64M8CY-5B:J
Order Code4050858
Your Part Number
Technical Datasheet
418 total stock globally
Need more?
418 Delivery in 3-5 Business Days(UK stock)
| Quantity | Price (Incl GST) |
|---|---|
| 1+ | $12.590 ($13.849) |
| 10+ | $11.730 ($12.903) |
| 25+ | $11.370 ($12.507) |
| 50+ | $11.090 ($12.199) |
| 100+ | $10.570 ($11.627) |
| 250+ | $10.310 ($11.341) |
| 500+ | $10.160 ($11.176) |
Price for:Each
Minimum: 1
Multiple: 1
$12.59 ($13.85 inc GST)
Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
Product Information
ManufacturerMICRON
Manufacturer Part NoMT46V64M8CY-5B:J
Order Code4050858
Technical Datasheet
DRAM TypeDDR
Memory Density512Mbit
Memory Configuration64M x 8bit
Clock Frequency Max200MHz
IC Case / PackageFBGA
No. of Pins60Pins
Supply Voltage Nom2.6V
IC MountingSurface Mount
Operating Temperature Min0°C
Operating Temperature Max70°C
Product Range-
Product Overview
MT46V64M8CY-5B:J is a double data rate (DDR) SDRAM. It uses a double data rate architecture to achieve high-speed operation. This double data rate architecture is essentially for 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the memory consists of a single 2n-bit-wide, one-clock cycle data transfer at the internal DRAM core and two corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. It has an internal, pipelined double-data-rate (DDR) architecture with two data accesses per clock cycle.
- Operating voltage range is 2.5V to 2.7V
- 64Meg x 8 configuration
- Packaging style is 8mm x 12.5mm FBGA
- Timing (cycle time) is 5ns at CL = 3 (DDR400)
- Operating temperature range is 0°C to +70°C
- Clock rate is 200MHz, ᵗRAS lockout supported (ᵗRAP = ᵗRCD)
- Differential clock inputs (CK and CK#), four internal banks for concurrent operation
- Commands entered on each positive CK edge, concurrent auto precharge option is supported
- DQS edge-aligned with data for READs, centeraligned with data for WRITEs
- DLL to align DQ and DQS transitions with CK, auto refresh 64ms, 8192-cycle
Technical Specifications
DRAM Type
DDR
Memory Configuration
64M x 8bit
IC Case / Package
FBGA
Supply Voltage Nom
2.6V
Operating Temperature Min
0°C
Product Range
-
Memory Density
512Mbit
Clock Frequency Max
200MHz
No. of Pins
60Pins
IC Mounting
Surface Mount
Operating Temperature Max
70°C
Technical Docs (1)
Legislation and Environmental
Country of Origin:
Country in which last significant manufacturing process was carried outCountry of Origin:Taiwan
Country in which last significant manufacturing process was carried out
Country in which last significant manufacturing process was carried outCountry of Origin:Taiwan
Country in which last significant manufacturing process was carried out
Tariff No:85423239
US ECCN:EAR99
EU ECCN:NLR
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
Download Product Compliance Certificate
Product Compliance Certificate
Weight (kg):.002013